#### riscv / riscv-cores-list

RISC-V Cores, SoC platforms and SoCs https://riscv.org/risc-v-cores/

#risc-v #open-isa #socs #asic #fpga



**■ README.md** 

## **RISC-V Cores and SoC Overview**

This document captures the status of various cores and SoCs that endeavor to implement the RISC-V specification. Note that none of these cores/SoCs have passed the in-development RISC-V compliance suite.

Please add to the list and fix inaccuracies - see our CONTRIBUTING file for details.

#### **Cores**

| Name                                           | Supplier        | Links          | Priv.<br>spec  | User spec           | Primary<br>Language | Licens                                |
|------------------------------------------------|-----------------|----------------|----------------|---------------------|---------------------|---------------------------------------|
| RV32EC_P2                                      | IQonIC Works    | Website        | 1.11           | RV32E[M]C/RV32I[M]C | SystemVerilog       | IQonIC<br>Works<br>Commerc<br>License |
| RV32IC_P5                                      | IQonIC Works    | Website        | 1.11           | RV32I[M][N][A]C     | SystemVerilog       | IQonIC<br>Works<br>Commerc<br>License |
| RV32EC_FMP5                                    | IQonIC Works    | Website        | Custom         | RV32EC              | SystemVerilog       | IQonIC<br>Works<br>Commerc<br>License |
| rocket                                         | SiFive, UCB Bar | GitHub         | 1.11-<br>draft | 2.3-draft           | Chisel              | BSD                                   |
| freedom                                        | SiFive          | GitHub         | 1.11-<br>draft | 2.3-draft           | Chisel              | BSD                                   |
| Berkeley Out-<br>of-Order<br>Machine<br>(BOOM) | UCB BAR         | Website,GitHub | 1.11-<br>draft | 2.3-draft           | Chisel              | BSD                                   |

| Name                          | Supplier                                | Links          | Priv.<br>spec  | User spec                            | Primary<br>Language | Licens                                 |
|-------------------------------|-----------------------------------------|----------------|----------------|--------------------------------------|---------------------|----------------------------------------|
| ORCA                          | VectorBlox                              | GitHub         |                | RV32IM                               | VHDL                | BSD                                    |
| RI5CY                         | ETH Zurich,<br>Università di<br>Bologna | GitHub         |                | RV32IMC                              | SystemVerilog       | Solderpa<br>Hardwar<br>License<br>0.51 |
| Ibex (formerly<br>Zero-riscy) | lowRISC                                 | GitHub         | 1.11           | RV32I[M]C/RV32E[M]C                  | SystemVerilog       | Apache                                 |
| Ariane                        | ETH Zurich,<br>Università di<br>Bologna | Website,GitHub | 1.11-<br>draft | RV64GC                               | SystemVerilog       | Solderpa<br>Hardwar<br>License<br>0.51 |
| Riscy<br>Processors           | MIT CSAIL CSG                           | Website,GitHub |                |                                      | Bluespec            | MIT                                    |
| RiscyOO                       | MIT CSAIL CSG                           | GitHub         | 1.10           | RV64IMAFD                            | Bluespec            | MIT                                    |
| Lizard                        | Cornell CSL BRG                         | GitHub         |                | RV64IM                               | PyMTL               | BSD                                    |
| Minerva                       | LambdaConcept                           | GitHub         | 1.10           | RV32I                                | nMigen              | BSD                                    |
| OPenV/mriscv                  | OnChipUIS                               | GitHub         |                | RV32I(?)                             | Verilog             | MIT                                    |
| VexRiscv                      | SpinalHDL                               | GitHub         |                | RV32I[M][C]                          | SpinalHDL           | MIT                                    |
| Roa Logic<br>RV12             | Roa Logic                               | GitHub         | 1.9.1          | 2.1                                  | SystemVerilog       | Non-<br>Comme<br>License               |
| SCR1                          | Syntacore                               | GitHub         | 1.10           | 2.2, RV32I/E[MC]                     | SystemVerilog       | SHL v. 2                               |
| SCR3                          | Syntacore                               | Website        | 1.10           | RV[32/64]IMC[A], 2.2, milticore      | SystemVerilog       | commer                                 |
| SCR4                          | Syntacore                               | Website        | 1.10           | RV[32/64]IMCF[DA],<br>2.2, milticore | SystemVerilog       | commer                                 |
| SCR5                          | Syntacore                               | Website        | 1.10           | RV[32/64]IMC[FDA],<br>2.2, milticore | SystemVerilog       | commer                                 |
| SCR7                          | Syntacore                               | Website        | 1.10           | RV64GC, 2.2, milticore               | SystemVerilog       | comme                                  |
| Hummingbird<br>E200           | Bob Hu                                  | GitHub         | 1.10           | 2.2, RV32IMAC                        | Verilog             | Apache                                 |
| Shakti                        | IIT Madras                              | Website,GitLab | 1.11           | 2.2, RV64IMAFDC                      | Bluespec            | BSD                                    |
| ReonV                         | Lucas Castro                            | GitHub         |                |                                      | VHDL                | GPL v3                                 |
| PicoRV32                      | Clifford Wolf                           | GitHub         |                | RV32I/E[MC]                          | Verilog             | ISC                                    |
| MR1                           | Tom Verbeure                            | GitHub         |                | RV32I                                | SpinalHDL           | Unlicens                               |
| SERV                          | Olof Kindgren                           | GitHub         |                | RV32I                                | Verilog             | ISC                                    |
| SweRV EH1                     | Western Digital<br>Corporation          | GitHub         |                | RV32IMC                              | SystemVerilog       | Apache                                 |
| Reve-R                        | Gavin Stark                             | GitHub         | 1.10           | RV32IMAC                             | CDL                 | Apache                                 |

| Name        | Supplier                                                       | Links     | Priv.<br>spec | User spec                                            | Primary<br>Language | Licens                    |
|-------------|----------------------------------------------------------------|-----------|---------------|------------------------------------------------------|---------------------|---------------------------|
| Bk3         | Codasip                                                        | Website   | 1.10          | RV32EMC /<br>RV32IM[F]C                              | Verilog             | Codasip<br>EULA           |
| Bk5         | Codasip                                                        | Website   | 1.10          | RV32IM[F]C /<br>RV64IM[F]C                           | Verilog             | Codasip<br>EULA           |
| Bk7         | Codasip                                                        | Website   | 1.10          | RV64IMA[F][D][C]                                     | Verilog             | Codasip<br>EULA           |
| DarkRISCV   | Darklife                                                       | GitHub    |               | most of RV32I                                        | Verilog             | BSD                       |
| RPU         | Domipheus<br>Labs                                              | GitHub    |               | RV32I                                                | VHDL                | Apache                    |
| RV01        | Stefano Tonello                                                | OpenCores | 1.7           | 2.1, RV32IM                                          | VHDL                | LPGL                      |
| N22         | Andes                                                          | Website   | 1.11          | RV32IMAC/EMAC +<br>Andes V5/V5e ext.                 | Verilog             | Andes<br>FreeStar<br>IPEA |
| N25F        | Andes                                                          | Website   | 1.11          | RV32GC + Andes V5 ext.                               | Verilog             | Andes<br>Comme<br>License |
| D25F        | Andes                                                          | Website   | 1.11          | RV32GCP + Andes V5 ext.                              | Verilog             | Andes<br>Comme<br>License |
| A25         | Andes                                                          | Website   | 1.11          | RV32GCP + SV32 +<br>Andes V5 ext.                    | Verilog             | Andes<br>Comme<br>License |
| A25MP       | Andes                                                          | Website   | 1.11          | RV32GCP + SV32 +<br>Andes V5 ext. + Multi-<br>core   | Verilog             | Andes<br>Comme<br>License |
| NX25F       | Andes                                                          | Website   | 1.11          | RV64GC + Andes V5 ext.                               | Verilog             | Andes<br>Comme<br>License |
| AX25        | Andes                                                          | Website   | 1.11          | RV64GCP + SV39/48<br>+ Andes V5 ext.                 | Verilog             | Andes<br>Comme<br>License |
| AX25MP      | Andes                                                          | Website   | 1.11          | RV64GCP + SV39/48<br>+ Andes V5 ext. +<br>Multi-core | Verilog             | Andes<br>Comme<br>License |
| Instant SoC | FPGA Cores                                                     | Website   |               | RV32IM                                               | VHDL                | Free No<br>Comme          |
| Taiga       | Reconfigurable<br>Computing Lab,<br>Simon Fraser<br>University | GitLab    |               | RV32IMA                                              | SystemVerilog       | Apache                    |
| Maestro     | João<br>Chrisóstomo                                            | GitHub    |               | RV32I                                                | VHDL                | MIT                       |

| Name         | Supplier                  | Links          | Priv.<br>spec | User spec                                                                                                | Primary<br>Language | Licens                        |
|--------------|---------------------------|----------------|---------------|----------------------------------------------------------------------------------------------------------|---------------------|-------------------------------|
| XuanTie C910 | T-Head (Alibaba<br>group) | Website        | 1.10          | RV64GCV + SV39 + ISA Extension + Memory model Extension + multi- core & multi- cluster(16 cores maximum) | Verilog             | Alibaba<br>commerc<br>license |
| XuanTie E902 | T-Head (Alibaba<br>group) | Website        | 1.10          | RV32EMC/IMC/EC                                                                                           | Verilog             | Alibaba<br>commerc<br>license |
| BM-310       | CloudBEAR                 | Website        | 1.10          | RV32IMC                                                                                                  | SystemVerilog       | CloudBE/<br>Commer<br>License |
| BI-350       | CloudBEAR                 | Website        | 1.10          | RV32IMAFC + multi-<br>core                                                                               | SystemVerilog       | CloudBE/<br>Commer<br>License |
| BI-651       | CloudBEAR                 | Website        | 1.10          | RV64GC + multi-core                                                                                      | SystemVerilog       | CloudBE/<br>Commer<br>License |
| BI-671       | CloudBEAR                 | Website        | 1.10          | RV64GC + multi-core                                                                                      | SystemVerilog       | CloudBE/<br>Commer<br>License |
| SSRV         | risclite                  | Website,GitHub | 1.10          | RV32IMC                                                                                                  | Verilog             | Apache 2                      |
| RSD          | rsd-devel                 | GitHub         |               | RV32IM                                                                                                   | SystemVerilog       | Apache 2                      |
| Pluto        | PQShield                  | Website        | 1.11          | RV32I[M][C] / RV32E[M][C] + Crypto Functions                                                             | Verilog             | PQShield<br>Commer<br>License |

# SoC platforms

| Name           | Supplier                             | Links            | Core              | License                                  |
|----------------|--------------------------------------|------------------|-------------------|------------------------------------------|
| Rocket<br>Chip | SiFive, UCB BAR                      | GitHub,Simulator | Rocket            | BSD                                      |
| LowRISC        | lowRISC                              | GitHub           | RV32IM            | BSD                                      |
| PULPino        | ETH Zurich, Università di<br>Bologna | Website,GitHub   | RI5CY, Zero-riscy | Solderpad<br>Hardware License<br>v. 0.51 |
| PULPissimo     | ETH Zurich, Università di<br>Bologna | Website,GitHub   | RI5CY, Zero-riscy | Solderpad<br>Hardware License<br>v. 0.51 |
| Ariane SoC     | ETH Zurich, Università di<br>Bologna | Website,GitHub   | Ariane            | Solderpad<br>Hardware License<br>v. 0.51 |

| Name                      | Supplier                                                          | Links                                       | Core                                              | License                                       |
|---------------------------|-------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------|-----------------------------------------------|
| OPENPULP                  | ETH Zurich, Università di<br>Bologna                              | Website,GitHub                              | RI5CY, Zero-riscy                                 | Solderpad<br>Hardware License<br>v. 0.51      |
| HERO                      | ETH Zurich, Università di<br>Bologna                              | Website, Git Hub                            | RI5CY, Zero-riscy                                 | Solderpad<br>Hardware License<br>v. 0.51      |
| OpenPiton<br>+ Ariane     | Princeton Parallel Group,<br>ETH Zurich, Università di<br>Bologna | Website,GitHub                              | Ariane                                            | Solderpad<br>Hardware License<br>v. 0.51, BSD |
| Briey                     | SpinalHDL                                                         | GitHub                                      | VexRiscv                                          | MIT                                           |
| Riscy                     | AleksandarKostovic                                                | GitHub                                      | RV64I                                             | MIT                                           |
| Raven                     | RTimothyEdwards,<br>mkkassem (efabless.com)                       | GitHub                                      | PicoRV32                                          | ISC                                           |
| PicoSoC                   | Clifford Wolf                                                     | GitHub                                      | PicoRV32                                          | ISC                                           |
| Icicle                    | Graham Edgecombe                                                  | GitHub                                      | RV32I                                             | ISC                                           |
| MIV<br>RV32IMA<br>L1 AHB  | Microchip                                                         | Documentation, IDE, Development Environment | Rocket RV32IMA                                    | Apache 2.0                                    |
| MIV<br>RV32IMA<br>L1 AXI  | Microchip                                                         | Documentation, IDE, Development Environment | Rocket RV32IMA                                    | Apache 2.0                                    |
| MIV<br>RV32IMAF<br>L1 AHB | Microchip                                                         | Documentation, IDE, Development Environment | Rocket RV32IMAF                                   | Apache 2.0                                    |
| FreeStart<br>AE250        | Andes                                                             | Website                                     | N22                                               | Andes FreeStart:<br>Free for Evaluation       |
| Standard<br>AE250         | Andes                                                             | Website, IDE                                | N22                                               | Andes Commerical<br>License                   |
| AE350                     | Andes                                                             | Website, IDE                                | N25F, D25F, A25,<br>A25MP, NX25F, AX25,<br>AX25MP | Andes Commerical<br>License                   |
| SCR1 SDK                  | Syntacore                                                         | GitHub                                      | SCR1, SCRx                                        | SHL 2.0                                       |
| ESP                       | SLD Group, Columbia<br>University                                 | Website, GitHub                             | Ariane                                            | Apache 2.0                                    |
| Chipyard                  | UCB BAR                                                           | GitHub,Documentation                        | Rocket, BOOM                                      | BSD                                           |
| PQSoC                     | PQShield                                                          | Website                                     | Pluto                                             | PQShield<br>Commercial<br>License             |

### SoCs

Include a chip if it has been fabricated and is either available for sale, available for preorder, or running production workloads internally, and if it has at least one RISC-V hard core (no FPGAs, but non-"SoC" products with controller cores are allowed).

| Name             | Supplier                   | Links                                        | Core                                                             | ISA                                                                   | OS    | Devkit                                                                    | Ava                                        |
|------------------|----------------------------|----------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------|-------|---------------------------------------------------------------------------|--------------------------------------------|
| FE310-<br>G000   | SiFive                     | Datasheet                                    | E31                                                              | RV32IMAC                                                              | RTOS  | HiFive1                                                                   | pub<br>sinc<br>201                         |
| FE310-<br>G002   | SiFive                     | Product page                                 | E31                                                              | RV32IMAC                                                              | RTOS  | HiFive1 Rev B                                                             | ann<br>201<br>ava<br>for<br>pre            |
| Freedom<br>U540  | SiFive                     | Product page                                 | U54 (4 cores),<br>E51 (1<br>management<br>core)                  | RV64GC<br>(application<br>cores),<br>RV64IMAC<br>(management<br>core) | Linux | HiFive<br>Unleashed<br>development<br>board                               | pub<br>sinc<br>201                         |
| GAP8             | GreenWaves<br>Technologies | Product page                                 | PULP / 1 + 8<br>RI5CY                                            | RV32IMC (+<br>Priviledged and<br>custom ISA<br>extensions)            | RTOS  | GAPuino<br>development<br>board                                           | pub<br>sinc<br>201                         |
| K210             | Kendryte                   | Product page,<br>Datasheet,<br>GitHub        | K210                                                             | RV64GC                                                                | RTOS  | KD233<br>development<br>board, Sipeed<br>MAIX/M1<br>development<br>boards | pub<br>sinc<br>201                         |
| RV32M1           | NXP                        | Reference<br>Manual and<br>Datasheet         | RI5CY + Zero<br>RI5CY + Arm<br>Cortex M4F +<br>Arm Cortex<br>M0+ | RV32IMC                                                               | RTOS  | VEGAboard                                                                 | for predas co                              |
| RavenRV32        | efabless                   | Datasheet,<br>GitHub                         | PicoRV32                                                         | RV32IMAC                                                              | RTOS  | RavenRV32<br>DevKit                                                       | Lim<br>Qua                                 |
| PolarFire<br>SoC | Microchip                  | Product Page,<br>IDE with Renode<br>platform | U54 (4 cores),<br>E51<br>(management<br>core)                    | RV64GC(U54),<br>RV64IMAC(E51)                                         | Linux | HiFive<br>Unleashed<br>Expansion<br>Board,<br>PolarFire SoC               | HiFi Unle Exp Boa 201 Pola Soc ann Dec 201 |
| GD32VF103        | GigaDevice                 | Product<br>listing, Datasheets               | Bumblebee<br>Core                                                | RV32IMAC                                                              | RTOS  | GD32VF103V-<br>EVAL, Longan<br>Nano etc.                                  | Pub<br>sinc                                |